@article{yuce_liu_damiano_bharath_franzon_dogan_2007, title={SOI CMOS implementation of a multirate PSK demodulator for space communications}, volume={54}, ISSN={["1558-0806"]}, DOI={10.1109/TCSI.2006.885988}, abstractNote={A low-power phase-shift keying demodulator integrated circuit (IC) has been implemented using silicon-on-insulator CMOS technology for deep space and satellite applications. The demodulator employs double differential detection to increase its robustness to the Doppler shift caused by the movement of the space vehicle and sampling technique with 1-bit analog-to-digital converter (ADC) at the front to reduce the complexity and power dissipation. In particular, digital decimation is used after sampling to achieve a low power implementation of multirate transmission. Operating at ultra-high-frequency (435 MHz), the receiver system supports a wide range of data rates (0.1-100 Kbps). From test results, the power consumption of the demodulator circuit including the 1-bit ADC is below 1 mW for data rates up to 100 Kbps}, number={2}, journal={IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS}, author={Yuce, Mehmet Rasit and Liu, Wentai and Damiano, John and Bharath, Bhaskar and Franzon, Paul D. and Dogan, Numan S.}, year={2007}, month={Feb}, pages={420–431} }